Energy Efficient Swing signal generation circuits for clock distribution networks

Khader Mohammad, Bao Liu and Sos Agaian
Electrical and Computer Engineering Department
University of Texas at San Antonio
1 UTSA Circle, San Antonio, TX 78249-0669
Email: hajkhader@gmail.com, bao.liu@utsa.edu, sos.agaian@utsa.edu

Abstract—We propose Reduced Voltage Swing (RVS) signaling (by elevating the logic 0 voltage) as opposed to Low Voltage Swing (LVS) signaling (which reduces the logic 1 voltage). We propose an inverter which generates RVS signals, and an extension with programmable logic for adjusted logic 0 voltage. The proposed RVS scheme achieves reduced active power consumption, minimum performance degradation and minimum area overhead (without extra power supply network and a minimum number of extra transistors). Application of multi-threshold voltage design further alleviates compromises on noise margin and leakage. Experimental results based on SPICE simulation show that RVS clocking achieves an average of 37% active power consumption reduction, 8% performance degradation.

Keywords—VLSI, low power, reduced voltage swing, clock network.

I. INTRODUCTION

Continuous VLSI technology scaling has enabled integration of millions of transistors on a single chip working in over GHz clock frequencies. As a result, power consumption has increased steadily in recent technology nodes. It is increasingly critical to achieve low power consumption in modern VLSI designs due to the following reasons: (1) improving battery lifetime in mobile applications, (2) avoiding expensive cooling techniques for personal computers, and (3) enhancing energy efficiency for newly built data centers, web servers, supercomputing centers, etc.

Low-Voltage-Swing (LVS) is an effective active power consumption reduction technique since active power consumption is proportional to signal voltage swing. Interconnects are responsible for up to 50% of the active power consumption, while up to 90% of interconnect power consumption comes from only 10% of the interconnects, such as clock networks and global signal busses [1]. Developing LVS techniques for these powers hungry interconnects are critical to modern VLSI designs.

Existing LVS techniques achieve lower-voltage-swing signals either by a low power supply, or pulse signaling (terminating the signal before it rises to high voltage) [3]. Reduced power consumption is achieved at the cost of (1) area overhead (especially for routing of the extra power supply network), (2) low supply voltage induced performance degradation, and (3) compromised signal reliability due to reduced noise margin and reduced signal width (for pulse signaling).

In this paper, we propose Reduced Voltage Swing (RVS) as opposed to the traditional Low Voltage Swing (LVS) scheme. We elevate the logic 0 voltage instead of lowering the logic 1 voltage. We propose an inverter design which generates RVS signals at the cost of an extra transistor, and an extension of the RVS inverter with programmable gates for adjustable logic 0 voltage. We achieve (1) minimum area overhead (by not requiring an extra power supply network), (2) minimum performance degradation (by keeping the supply voltage and the logic 1 voltage), and (3) robustness to process variations (the logic 0 voltage is adaptive to process variations). HSPICE simulation results show that we reduced active power consumption with very limited performance loss.

The rest of the paper is organized as follows. Existing low voltage swing signal and clocking is presented in Section II. Section III presents the reduce voltage swing principle and circuit followed by implementation and simulation results in section VI. Finally section V Concludes the paper.

II. EXISTING LOW-VOLTAGE-SWING SIGNALING AND CLOCKING SCHEMES

Existing low voltage swing circuits [2] process a number of deficiencies, such as: the need for extra supplies, performance impact, differential signaling and reliability degradation. They typically look at reducing the supply voltage on the targeted net, which impacts timing significantly. Most of the papers describing low or reduced voltage swing signals are targeting clock network or signal nodes with high capacitance to reduce power. Zhang et al. [2] surveyed the different options and circuits used to generate small or reduced signal swings. The paper lists the comparison of speed, power, and complexity of the different options. It also points out the deficiencies of each scheme. They also proposed their own scheme called pseudo differential Interconnect (PDIFF). However, all these LVS signaling schemes require an extra power supply which adds cost and complexity to the design.

A LVS clocking scheme which requires only a single power supply is proposed [3], wherein intermediate clock buffers are turned off once they reach the desired voltage levels. This makes the clock node essentially floating and is susceptible to noise. Subsequent regular clock buffers act as amplifiers which restore the clock signal to full swing. The short circuit power consumption of these amplifier clock buffers is reduced through the usage of small and high threshold voltage transistors.
III. REDUCE VOLTAGE SWING PRINCIPLE AND CIRCUITS

Traditional LVS signaling schemes reduces signal voltage swing by lowering the logic 1 voltage. In contrast, we propose to reduce signal voltage swing by elevating the logic 0 voltages (Fig. 1).

![Conventional and proposed reduce voltage swing waveforms](image)

**Figure 1:** Traditional and new reduce voltage swing waveforms

Fig. 2 gives the inverter design which generates RVS signals. An extra NMOS transistor is inserted between the original NMOS transistor and the ground. It is gated by the output, such that the output discharge path to the ground is cut off when the output voltage is lower than the threshold voltage of the extra NMOS transistor. This leads to an elevated logic 0 voltage, reduced signal voltage swing, and degraded signal transition time (due to the extra serial NMOS transistor).

Let us compare these two schemes in terms of some of the key design metrics.

- **Area.** Traditional LVS signaling requires an extra power supply, routing of such an extra power supply network gives rise to considerable area overhead. RVS signaling does not require extra power supply, and has only one extra transistor for each inverter.

- **Power consumption.** Active power consumption is proportional to signal voltage swing. As a result, LVS and RVS signaling are equivalent in reducing signal voltage swing hence active power consumption.

- **Performance.** Low supply voltage and low logic 1 voltage in LVS signaling lead to performance degradation. While in RVS signaling, the constant supply voltage and logic 1 voltage do not degrade performance.

- **Noise margin.** The reduced signal voltage swing needs to cover the receiver flip-flop’s meta-stability point (e.g., 0.5Vdd), and the minimum distance from the metastability point to input signal voltage swing boundary gives noise margin. For this, the noise margin for the proposed RVS signaling scheme is given by the difference between the NMOS threshold voltage of the driver and the NMOS threshold voltage of the receiver.

An increased noise margin is achieve in multiple-threshold design, where the driver (inverter) is implemented in low threshold voltage (LVT) technology, while the receiver (flip-flop/latch) is implemented in high threshold voltage (HVT) technology. This enables a built in noise margin on the net lclk2 which is equal to the voltage difference between the HVT and LVT values. Also the receiver HVT transistor and its drain to source voltage being less than Vdd minimize the increased leakage due to elevated gate voltage. The receiver SSTC latch topology [5] is selected because the clock pin goes only into NFET transistor which eliminates the need of level translation to prevent short circuit current. Another advantage of this design is that the lclk2 is always going to be actively driven. In case of coupling noise high on lclk2 net the pull down stack will turn on and clear any charge on the net before it reaches the threshold for the receiver HVT nFET. This is true because the driver is LVT and the receiver is HVT device. The addition of series transistor to the final driver slows down the falling edge of the clock which only affect hold time and not the speed of the circuit (\(clk^- > q - delay\)). The M1 transistor that is controlled by powermode is meant as an override mode to the system. If powermode is set to 1 the RVS circuit will behave the same as the traditional one.

![New reduce voltage swing waveform](image)

**Figure 2:** Traditional and new RVS illustration.

One limitation of the new circuit shown in Fig. 2 is that it only limits the swing of lclk2 between Vdd and Vdd - Vt where Vt is the value of the threshold voltage of the LVT transistor. We developed another circuit (Fig. 3) that gives programmability to the value to logic 0 based on control bits Cnt[n : 0]: The Programmable Reduced Voltage Swing (PRVS) circuit can vary the logic 0 value based on how many bits of Cnt[n : 0] bus are selected. The Cnt[n : 0] bits each corresponds to W[n : 0] transistor and it varies how fast the fdb node can be discharged to Vt, through the dotted path 1. Both Mp1 and Mp2 are minimum size devices to pull up the fdb node and both have no impact on the circuit speed.

IV. EXPERIMENTS/SIMULATION

Comparing the proposed RVS signaling with the traditional LVS signaling and full voltage swing (FVS) signaling, we achieve HSPICE simulation results for a variety of design
parameters (supply voltage, load capacitance, input signal slew rate).

To compare our proposed RVS inverter and traditional full voltage swing (FVS) inverter, we achieve HSPICE simulation results for the two inverters with 2fF load capacitance under 0.9, 1.0, 1.1, 1.2, 1.3, 1.4, and 1.5V supply voltage. Table 1 gives the average comparison results between FVS and RVS inverters.

Table 1 Comparison of full swing and RVS inverters.

<table>
<thead>
<tr>
<th></th>
<th>FVS</th>
<th>RVS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power (uW)</td>
<td>0.279</td>
<td>0.107</td>
</tr>
<tr>
<td>Delay (ps)</td>
<td>0.449</td>
<td>0.394</td>
</tr>
<tr>
<td>Rise Slew Rate (ps)</td>
<td>0.074</td>
<td>0.168</td>
</tr>
<tr>
<td>Fall Slew Rate (ps)</td>
<td>0.074</td>
<td>0.131</td>
</tr>
</tbody>
</table>

To further verify this approach, we build a clock spine which drives an array of 6 * 32 = 192 flip-flops. HSPICE simulation shows that by replacing the clock buffers with the proposed RVS buffers as shown in figure 4, we achieve 37.2% power reduction, while the signal propagation delay from the spine input to a flip-flop is degraded by 8.6%, and clock signal slew rate is degraded by 30.0%. Table 2 gives the comparison results and figure 5 shows waveform of RVS and output results.

A complete measurements table is shown in table 3 where we show active power, leakage power, rise delay (delay is measured by 50%\(V_{dd}\) fall delay, rise slew rate, and fall slew rate for different \(V_{dd}\), \(C_{load}\), and input slew rate for the 32nm technology.

Figure 3: Programmable Reduced Voltage Swing Circuit and waveforms

Table 2 Comparison of FVS or RVS clock buffers.

<table>
<thead>
<tr>
<th></th>
<th>Delay (ps)</th>
<th>Slew rate (ps)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FVS</td>
<td>185</td>
<td>4</td>
<td>3.709</td>
</tr>
<tr>
<td>RVS</td>
<td>201</td>
<td>5.2</td>
<td>2.7</td>
</tr>
</tbody>
</table>

Figure 4 spine and load circuit

Figure 5 output and RVS simulation waveform results.
Table 3: simulation comparison with different setup

<table>
<thead>
<tr>
<th>Input</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
<th>0.00 V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Delay</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

V. CONCLUSION

In this paper, we propose Reduced-Voltage-Swing (RVS) signaling as opposed to the traditional Low-Voltage-Swing (LVS) signaling for reduced active power consumption. We achieve minimum area overhead (without routing of an extra power supply network and a minimum number of extra transistors), equivalent active power reduction, and minimum performance degradation. HSPICE simulation results with respect to a variety of design parameters (supply voltage, load capacitance, input signal slew rate, etc.) verifies the effectiveness of these novel RVS circuits, which save an average of 37.2% dynamic power, with 8.6% clock insertion delay increase in a clock spine driving 192 flip-flops.

REFERENCES


1 While a number of level converters have been developed which turn a low voltage swing signal into a full swing signal [3].
2 While performance degradation exists due to degraded signal transition time in implementation.